# Design Of A Mini Data Path Part 2

Instructor: Dr. Vinicius Prado da Fonseca (vpradodafons@online.mun.ca)



- The mini data path performs an operation
  - setting the control lines
  - o and then providing a positive clock edge
- Can be examined at the logic level, to determine the effect of all the control inputs
  - o i.e. analysis of control lines for every operation
- but in general it is better if the Register transfer level RTL is used



- RTL views the systems as the effect the control line has on the values of the registers after the clock goes positive
- Below some "Memory operations"

| as_ctl | shift_ctl | r0_ld | r1_ld | RTL                |
|--------|-----------|-------|-------|--------------------|
| AS_B   | X         | 1     | 0     | R0 <= R1           |
| X      | X         | 0     | 1     | R1 <= R0           |
| AS_B   | X         | 1     | 1     | R1 <= R0; R0 <= R1 |



- Contents of R1 are copied to R0
- Add/subtract is set to only pass input B. Input A is ignored
- Since the A input is ignored the shifter is controlled is irrelevant
- SH control inputs can be considered as do not cares
- The RO register is updated
  - o r0\_ld=1
- R1 is not updated since r1\_ld=0.

| as_ctl | shift_ctl | r0_ld | r1_ld | RTL                |
|--------|-----------|-------|-------|--------------------|
| AS_B   | X         | 1     | 0     | R0 <= R1           |
| X      | X         | 0     | 1     | R1 <= R0           |
| AS_B   | X         | 1     | 1     | R1 <= R0; R0 <= R1 |





- R0 is copied to R1
- r1\_ld=1 and r0\_ld=0
- R0 is not updated
- Add/subtract control signals are do not cares.

| as_ctl | shift_ctl | r0_ld | r1_ld | RTL                |
|--------|-----------|-------|-------|--------------------|
| AS_B   | X         | 1     | 0     | R0 <= R1           |
| X      | X         | 0     | 1     | R1 <= R0           |
| AS_B   | X         | 1     | 1     | R1 <= R0; R0 <= R1 |



- r1 ld=1
  - o R1 <= R0
- r0\_ld=1 and as\_ctl=AS\_B
  - o R0 <= R1
- Since the transfers happen at the same time
- The values in R0 and R1 are exchanged

| as_ctl | shift_ctl | r0_ld | r1_ld | RTL                |
|--------|-----------|-------|-------|--------------------|
| AS_B   | X         | 1     | 0     | R0 <= R1           |
| X      | X         | 0     | 1     | R1 <= R0           |
| AS_B   | X         | 1     | 1     | R1 <= R0; R0 <= R1 |



- The transfer of R1 <= R0 is independent of the rest of the data path
- "Data operations" happen only using AS, SH and RO
  - o r1\_ld is ignored here



| as_ctl | shift_ctl | r0_ld | RTL             |
|--------|-----------|-------|-----------------|
| AS_ADD | SH_PASS   | 1     | R0 <= R0 + R1   |
| AS_ADD | SH_LEFT   | 1     | R0 <= 2*R0 + R1 |
| AS_SUB | SH_PASS   | 1     | R0 <= R0 - R1   |
| AS_SUB | SH_LEFT   | 1     | R0 <= 2*R0 - R1 |
| AS_A   | SH_ONE    | 1     | R0 <= 1         |
| AS_A   | SH_ONES   | 1     | R0 <= -1        |
| AS_A   | SH_LEFT   | 1     | R0 <= 2*R0      |



Set R0 and R1 to 1

- R0 <= 1 ctl?
- R1 <= R0 ctl?

Two steps (clock cycles) are required, since R0 must contain 1, before it can be transferred to R1

| as_ctl | shift_ctl | r0_ld | RTL             |
|--------|-----------|-------|-----------------|
| AS_ADD | SH_PASS   | 1     | R0 <= R0 + R1   |
| AS_ADD | SH_LEFT   | 1     | R0 <= 2*R0 + R1 |
| AS_SUB | SH_PASS   | 1     | R0 <= R0 - R1   |
| AS_SUB | SH_LEFT   | 1     | R0 <= 2*R0 - R1 |
| AS_A   | SH_ONE    | 1     | R0 <= 1         |
| AS_A   | SH_ONES   | 1     | R0 <= -1        |
| AS_A   | SH_LEFT   | 1     | R0 <= 2*R0      |

| as_ctl | shift_ctl | r0_ld | r1_ld | RTL                |
|--------|-----------|-------|-------|--------------------|
| AS_B   | X         | 1     | 0     | R0 <= R1           |
| X      | X         | 0     | 1     | R1 <= R0           |
| AS_B   | X         | 1     | 1     | R1 <= R0; R0 <= R1 |



Set R0 and R1 to 1

- R0 <= 1</li>
  - as\_ctl=AS\_A, shift\_ctl=SH\_ONE, r0\_ld=1, r1\_ld=0
- R1 <= R0</li>
  - o as\_ctl=X, shift\_ctl=X, r0\_ld=0, r1\_ld=1

Two steps (clock cycles) are required, since R0 must contain 1, before it can be transferred to R1

| as_ctl | shift_ctl | r0_ld | RTL             |
|--------|-----------|-------|-----------------|
| AS_ADD | SH_PASS   | 1     | R0 <= R0 + R1   |
| AS_ADD | SH_LEFT   | 1     | R0 <= 2*R0 + R1 |
| AS_SUB | SH_PASS   | 1     | R0 <= R0 - R1   |
| AS_SUB | SH_LEFT   | 1     | R0 <= 2*R0 - R1 |
| AS_A   | SH_ONE    | 1     | R0 <= 1         |
| AS_A   | SH_ONES   | 1     | R0 <= -1        |
| AS_A   | SH_LEFT   | 1     | R0 <= 2*R0      |

| as_ctl | shift_ctl | r0_ld | r1_ld | RTL                |
|--------|-----------|-------|-------|--------------------|
| AS_B   | X         | 1     | 0     | R0 <= R1           |
| X      | X         | 0     | 1     | R1 <= R0           |
| AS_B   | X         | 1     | 1     | R1 <= R0; R0 <= R1 |



Set R0 to 5

- R0 <= 1
- R1 <= R0</li>
- R0 <= 2\*R0
- $R0 \le 2*R0 + R1$
- HALT

| as_ctl | shift_ctl | r0_ld | RTL             |
|--------|-----------|-------|-----------------|
| AS_ADD | SH_PASS   | 1     | R0 <= R0 + R1   |
| AS_ADD | SH_LEFT   | 1     | R0 <= 2*R0 + R1 |
| AS_SUB | SH_PASS   | 1     | R0 <= R0 - R1   |
| AS_SUB | SH_LEFT   | 1     | R0 <= 2*R0 - R1 |
| AS_A   | SH_ONE    | 1     | R0 <= 1         |
| AS_A   | SH_ONES   | 1     | R0 <= -1        |
| AS_A   | SH_LEFT   | 1     | R0 <= 2*R0      |

| as_ctl | shift_ctl | r0_ld | r1_ld | RTL                |
|--------|-----------|-------|-------|--------------------|
| AS_B   | X         | 1     | 0     | R0 <= R1           |
| X      | X         | 0     | 1     | R1 <= R0           |
| AS_B   | X         | 1     | 1     | R1 <= R0; R0 <= R1 |



#### Set R0 to 5

- R0 <= 1
- R1 <= R0
- $R0 \le 2*R0$
- $R0 \le 2*R0 + R1$
- HALT

- After the first two steps R1 and R0 are 1
- The next step multiplies R0 by 2 making R0=2
- The last step multiplies R0 by 2 and then
- adds R1 which is 1, this gives 5
- Halt: r1\_ld = 0; r0\_ld = 0
- Example in the notes



Set R0 to 11

- R0 <= 1</li>
- R1 <= R0</li>
- R0 <= 2\*R0
- $R0 \le 2*R0 + R1$
- $R0 \le 2*R0 + R1$
- HALT

| shift_ctl | r0_ld                                          | RTL                                              |
|-----------|------------------------------------------------|--------------------------------------------------|
| SH_PASS   | 1                                              | R0 <= R0 + R1                                    |
| SH_LEFT   | 1                                              | R0 <= 2*R0 + R1                                  |
| SH_PASS   | 1                                              | R0 <= R0 - R1                                    |
| SH_LEFT   | 1                                              | R0 <= 2*R0 - R1                                  |
| SH_ONE    | 1                                              | R0 <= 1                                          |
| SH_ONES   | 1                                              | R0 <= -1                                         |
| SH_LEFT   | 1                                              | R0 <= 2*R0                                       |
|           | SH_PASS SH_LEFT SH_PASS SH_LEFT SH_ONE SH_ONES | SH_LEFT 1 SH_PASS 1 SH_LEFT 1 SH_ONE 1 SH_ONES 1 |

| as_ctl | shift_ctl | r0_ld | r1_ld | RTL                |
|--------|-----------|-------|-------|--------------------|
| AS_B   | X         | 1     | 0     | R0 <= R1           |
| X      | X         | 0     | 1     | R1 <= R0           |
| AS_B   | X         | 1     | 1     | R1 <= R0; R0 <= R1 |



#### Set R0 to 11

- R0 <= 1
- R1 <= R0</li>
- R0 <= 2\*R0
- $R0 \le 2*R0 + R1$
- $R0 \le 2*R0 + R1$
- HALT

The first 4 steps sets R0 to 5, the last steps multiplies 5 by 2 and adds 1 yield 11. By following similar steps, R0 can be set to any value.

• Example in the notes



Multiply R0 by 3 (example: start with 7 in R0)

- R1 <= R0; R0 <= 2\*R0
- R0 <= R0 + R1





Multiply R0 by 3 (example: start with 7 in R0)

- R1 <= R0; R0 <= 2\*R0
- R0 <= R0 + R1

The first step copies R0 (e.g., R0 is saved in R1), and at the same step, R0 is multiplied by 2. The second step adds the original value of R0 to its value from step 1. This is equivalent to R0 = R0 + 2\*R0 = 3\*R0.

Example in the notes



Multiply R0 by 7 (start with 2 in R0)

- R1 <= R0; R0 <= 2\*R0
- R0 <= 2\*R0
- R0 <= 2\*R0</li>
- R0 <= R0 R1





Multiply R0 by 7 (start with 2 in R0)

- R1 <= R0; R0 <= 2\*R0</li>
- R0 <= 2\*R0
- $R0 \le 2*R0$
- R0 <= R0 R1

These four steps result in R0 = 8\*R0 - R0 = 7\*R0.

• Example in the notes



- Use a FSM to help us perform the operations
- Each FSM state set a logic control signals following RTL
- At the clock, states changes and update the registers based on the signals



- The state graph for a FSM that sets R0 and R1 to 1
- S0 is the reset state
- 1 is loaded into RO during the transition from SO to S1
- R1 is set to 1 during the transition from S1 to S2
- S2 is the final state, and indicates there is no more work to be done.







# **Testing The Mini Data Path**

Verilog provides the "include" statement to include one verilog program into another verilog program

• seq\_gen.v



```
`include "types.v"

`include "ld_reg.v"

`include "as_alu.v"

`include "shifter.v"

`include "seq_gen_dp.v"
```



#### Register Transfer Level (RTL) Implementation

- Datapath files:
  - `include "types.v"
  - include "ld\_reg.v"
  - o `include "as\_alu.v"
  - o `include "shifter.v"
  - include "seq\_gen\_dp.v"
- seq\_gen.v
- tb\_rtl.v (no controller, hard coded rtl control)



The module sections presented implements the FSM with the states:

```
enum logic [1:0] { S0, S1, S2 } st;
```



www.mun.ca

States set the control signals. Clock changing the states:

```
always ff @(posedge clk) begin
    if ( reset ) st <= S0;
    else begin
        case(st)
            S0: st <= S1;
            S1: st <= S2;
            S2: st \leq S2:
        endcase
    end
end
```





There is also a "ctrl" task:

```
task automatic ctrl(as_ctl_t as, shift_ctl_t sh, logic r1, logic r0 );
    as_ctl = as; shift_ctl = sh; r1_ld = r1; r0_ld = r0;
endtask
```

Connects the internal values: as, sh, r1, r0 to the outputs as\_ctrl, shift\_ctl, r1\_ld, r0\_ld

The ctrl task is used to compactly write the configuration of the control signal.







For

During SO (RO <= 1) the value of the control signals is specified with:

- r0\_ld=1, and the shifter is outputs a 1
- the add/sub units passes the 1 to RO.
- tb\_rtl.v

| as_ctl | shift_ctl | r0_ld | RTL             |
|--------|-----------|-------|-----------------|
| AS_ADD | SH_PASS   | 1     | R0 <= R0 + R1   |
| AS_ADD | SH_LEFT   | 1     | R0 <= 2*R0 + R1 |
| AS_SUB | SH_PASS   | 1     | R0 <= R0 - R1   |
| AS_SUB | SH_LEFT   | 1     | R0 <= 2*R0 - R1 |
| AS_A   | SH_ONE    | 1     | R0 <= 1         |
| AS_A   | SH_ONES   | 1     | R0 <= -1        |
| AS_A   | SH_LEFT   | 1     | R0 <= 2*R0      |



```
always comb begin
    case (st)
         S0: ctrl(AS A, SH ONE, 0, 1); // R0 <= 1
         S1: ctrl(AS A, SH ONE, 1, 0); // R1 <= R0
         S2: ctrl(AS A, SH ONE, 0, 0);
    endcase
end
```

| as_ctl | shift_ctl | r0_ld | r1_ld | RTL                |
|--------|-----------|-------|-------|--------------------|
| AS_B   | X         | 1     | 0     | R0 <= R1           |
| X      | X         | 0     | 1     | R1 <= R0           |
| AS_B   | X         | 1     | 1     | R1 <= R0; R0 <= R1 |

| as_ctl | shift_ctl | r0_ld | RTL             |
|--------|-----------|-------|-----------------|
| AS_ADD | SH_PASS   | 1     | R0 <= R0 + R1   |
| AS_ADD | SH_LEFT   | 1     | R0 <= 2*R0 + R1 |
| AS_SUB | SH_PASS   | 1     | R0 <= R0 - R1   |
| AS_SUB | SH_LEFT   | 1     | R0 <= 2*R0 - R1 |
| AS_A   | SH_ONE    | 1     | R0 <= 1         |
| AS_A   | SH_ONES   | 1     | R0 <= -1        |
| AS_A   | SH_LEFT   | 1     | R0 <= 2*R0      |



The controller generates all the control signals needed to operate the mini data path

```
seq_gen_dp DP(seq_out, clk, reset, as_ctl, shift_ctl, r1_ld, r0_ld);
controller CTL( as_ctl, shift_ctl, r1_ld, r0_ld, clk, reset);
```

• tb\_fsm\_set\_r0\_r1.v (includes datapath and controller)





## Implementing A FSM To Set Ro to 5

The RTL code to set R0 to 5 is:

- R0 <= 1</li>
- R1 <= R0
- $R0 \le 2*R0$
- $R0 \le 2*R0 + R1$

The state graph for a FSM that sets R0 to 5





## Implementing A FSM To Set Ro to 5

#### Define states/ctrls (RTL)

- S0: R0 <= 1
- S1: R1 <= R0
- S2: R0 <= 2\*R0
- S3: R0 <= 2\*R0 + R1
- S4: Idle state



Code example in the notes



## Implementing A FSM To Generate 5, 15, 45, 135...

The mini datapath can be used to generated arithmetic sequences

The RTL for a controller that generates the sequence: 5, 15, 135 ... (each value is multiplied by 3) is:





# Implementing A FSM To Generate 5, 15, 45, 135...





# Implementing A FSM To Generate 5, 15, 45, 135...

- The first four steps set R0 to 5
- Repeating steps 5 and 6 multiples the value in R0 by 3
- The FSM will continue to generate multiples of 3
- After S5 transition to S4
- S4 is the output state
- tb\_fsm\_seq.v





#### **Next Unit**

Assembly language

